

# **TERMINATORS AS IBIS-AMI RECEIVERS**

Assembled by Michael Mirmak, Intel Corp.

May 13, 2018

## Legal Disclaimer

Notice: This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information. Contact your local Intel sales office or your distributor to obtain the latest specification before placing your product order.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO SALE AND/OR USE OF INTEL PRODUCTS, INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications, product descriptions, and plans at any time, without notice.

All products, dates, and figures are preliminary for planning purposes and are subject to change without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The code names Romley, Grantley, Brickland, Purley, Sandy Bridge, Ivy Bridge, Haswell, Skylake and Jordan Creek presented in this document are only for use by Intel to identify products, technologies, or services in development, that have not been made commercially available to the public, i.e., announced, launched or shipped. They are not "commercial" names for products or services and are not intended to function as trademarks.

Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2018, Intel Corporation. All Rights Reserved.



#### **Need and Issues**

For IBIS-AMI purposes, modeling receiver analog terminations as parallel RC circuits is attractive

- Most AMI analog buffers will be LTI "enough" to be modeled as simple RC circuits
- Generating and reading formal IBIS analog I-V tables for simple terminations is annoying
- Mistakes are easier to make when manually generating tables

Ideal scenario is to have SPICE-like RLC values, per corner, available as alternatives to I-V tables for IBIS analog models of receivers



#### An Example

| [Model]     | fantasy_rx    |            |                    |               |                |     |     |     |
|-------------|---------------|------------|--------------------|---------------|----------------|-----|-----|-----|
| Model_type  | Input         |            |                    |               |                |     |     |     |
| C_comp      | 2700£         | 2000£      | 3400£              |               |                |     |     |     |
|             |               |            |                    |               |                |     |     |     |
| Vinl = 0.25 | 5   placehold | ler only   |                    |               |                |     |     |     |
| Vinh = 0.75 | 5   placehold | ler only   |                    |               |                |     |     |     |
|             |               |            |                    |               |                |     |     |     |
| [Temperatur | e Range] 80   | 90 5       |                    |               |                |     |     |     |
| [Voltage Ra | inge] 1.      | 0 0.8 1.2  |                    |               |                |     |     |     |
|             |               |            |                    |               |                |     |     |     |
| [Algorithmi | LC Model]     |            |                    |               |                |     |     |     |
| Executable  | Windows_Visu  | alStudio14 | .0.24720.0_64 fant | asy_rx_x64.dl | l fantasy_rx.a | ami |     |     |
| [End Algori | ithmic Model] | i.         |                    |               |                |     |     |     |
|             | _             |            |                    |               |                |     |     |     |
| [GND Clamp] |               |            |                    |               |                | typ | min | max |
| -1.00 -0.02 |               | 0222222    | -0.0181818         |               |                | CYP |     | max |
| 0.000 0.000 |               | 000000     | 0.000000           | [R GND        | Clamp]         | 50  | 45  | 55  |
| 1.000 0.020 | 0.0000 0.0    | )222222    | 0.0181818          | _             |                |     |     |     |



### The Barrier and Potential Solutions

Model\_type Terminator permits several RLC combinations as simple values

[Rgnd], [Rpower], [Rac], [Cac]

P. 31

Problem: Terminator is specifically prohibited for use with Algorithmic models

This is apparently done to ensure logic thresholds are present on AMI analog receivers

| Terminator | This model type is an input-only model that can have<br>analog loading effects on the circuit being simulated but<br>has no digital logic thresholds. Examples of<br>terminators are: capacitors, termination diodes, and<br>pullup resistors. |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

P. 171 Usage Rules: The [Algorithmic Model] keyword must be positioned within a [Model] section and it may appear only once for each [Model] keyword in a .ibs file. It is not permitted under the [Submodel] keyword or in [Model]s which are of Model\_type Terminator, Series or Series\_switch.



### Three Options for a BIRD

- 1. Remove the prohibition on Model\_type Terminator with IBIS-AMI
  - Logic thresholds will not be available in this case, but the change is easy to write
- 2. Permit [Rac], [Cac], [Rgnd], [Rpower] for non-Terminator input Model\_types
  - Input, I/O, 3-state, I/O\_open\_\*, Input\_diff, I/O\_diff, 3-state\_diff, Input\_ECL, I/O\_ECL, 3-state\_ECL
  - The [Rac], etc. keywords replace any other analog behavioral keywords aside from C\_comp
- 3. Create new Model\_type that uses only [Rac], etc. keywords plus thresholds under a new name
  - e.g., Model\_type Linear\_input, Model\_type Linear\_input\_diff
  - Could address related issues for single-ended buffers



